Hello community,
I have one question about reference clock(ipp_card_clk_in) frequency of DLL (Delay Line)
if uSDHC is in DDR(dual data rate) mode.
I think that
* 50MHz in SD3.0 DDR mode
* 52MHz in EMMC4.4 DDR mode
So reference clock period of ipp_card_clk_in are
* 20ns = 1/50MHz in SD3.0 DDR mode
* 19.2ns = 1/52MHz in EMMC4.4 DDR mode.
It is not 100 or 104MHz(10 or 9.62nsec) in each DDR mode.
Is it correct?
Best regards,
Ishii.
解決済! 解決策の投稿を見る。
 
					
				
		
 igorpadykov
		
			igorpadykov
		
		
		
		
		
		
		
		
	
			
		
		
			
					
		Hi Ishii
regarding these questions - yes your understanding for them all is correct.
Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------
 
					
				
		
 igorpadykov
		
			igorpadykov
		
		
		
		
		
		
		
		
	
			
		
		
			
					
		Hi Ishii
regarding these questions - yes your understanding for them all is correct.
Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------
Hello Igor,
Thank you for your quick response.
I will answer it to my customer.
Best regards,
Ishii.
