About functional contact assignments

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

About functional contact assignments

ソリューションへジャンプ
1,805件の閲覧回数
goto11
Contributor III

Hello,Community


The following notes are listed in the superscript 1 of Table99 in the i.MX 7 Dual Family of Applications Processors Datasheet.
Is the following note not applicable to the PD / PU column?
Is the following note not applied during RESET?


note:The state immediately after RESET and before ROM firmware or software has executed.

Best Reguards,

Goto

ラベル(1)
0 件の賞賛
返信
1 解決策
1,658件の閲覧回数
art
NXP Employee
NXP Employee

Sorry, what I said before was for i.MX6 series processors. For i.MX7, these criteria are as follows.

- 1ms after the VDD_SOC_IN supply is valid

- 4ms after the NVCC_GPIOx supply is valid

Best Regards,

Artur

元の投稿で解決策を見る

0 件の賞賛
返信
3 返答(返信)
1,658件の閲覧回数
art
NXP Employee
NXP Employee

The Note you're referring to is applicable to the PD/PU column as well.

This is also applicable to the Power-On Reset state when both following conditions are met:

• 4ms after the external power supply VDDHIGH_IN is valid
• 1ms after the VDD_SOC_CAP supply is valid

except of the LCD1_DATA[19:00] pads that operate as the boot configuration signals.

Best Regards,
Artur

0 件の賞賛
返信
1,658件の閲覧回数
goto11
Contributor III

Hello,Community

Which names do VDDHIGH_IN and VDD_SOC_CAP correspond to in Figure 5-9. Power Diagram of i.MX 7 Dual Applications Processor Reference Manual?


What are the pin states in Table 99 in the i.MX 7 Dual Family of Applications Processors Datasheet until the following conditions are satisfied?
• 4ms after the external power supply VDDHIGH_IN is valid
• 1ms after the VDD_SOC_CAP supply is valid

Best Reguards,

Goto

0 件の賞賛
返信
1,659件の閲覧回数
art
NXP Employee
NXP Employee

Sorry, what I said before was for i.MX6 series processors. For i.MX7, these criteria are as follows.

- 1ms after the VDD_SOC_IN supply is valid

- 4ms after the NVCC_GPIOx supply is valid

Best Regards,

Artur

0 件の賞賛
返信