Have a great day,
The ip_clk is the IFC module input clock. Frequency of the ip_clk is 1/2 platform Clock – refer to the QorIQ T1040 Reference Manual, 4.6.7.2 IP Logic Clock Distribution and Configuration.
How fields of the timing registers define NOR read/write timing you can see on Figure 24-38. Read cycle timing and Figure 24-40. Write cycle timing in the manual. F.e. let platform clock is 500 MHz (i.e. ip_clk cycle tIP = 2/500MHz = 4 ns). According to the datasheets the MT28EW01GABA1LPC has (OE# LOW to output valid) tOE=25 ns; the T1042 IFC input has 2* tIP setup time. So from Figure 24-38 we can conclude that TRAD*tIP should cover tOE+tSetup i.e. TRAD should be >= (floor(25ns/4)+1) +2 = (6+1)+2 = 9.
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------