i.MX8MN power down sequence

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

i.MX8MN power down sequence

Jump to solution
1,160 Views
justin_hsieh
Contributor II

Dear Team,

We have observed that some power-down timing results do not meet the SoC's requirements. According to the specification, the power-down timing range must be between 0 and 10 ms. However, our measurement results did not meet this specification.

As far as I know, the power-down behavior will depend on the capacitor value and loading on the PCBA, which may explain why the timing range specified in the document cannot be met by all products. Would a failure in power-down timing have any impact on the product? Could we ignore the failures?

Here are the test results.

T1. Delay from PHY 1.2 V off to digital 2.5 V and 3.3 V off, the test results are -0.43ms~-0.3ms.

T3. Delay from NVCC_DRAM off to digital 1.8 V off, the test results are -0.18ms~-0.14ms.

T4. Delay from digital 1.8 V off to analog 1.8 V off, the test results are -0.31ms~-0.19ms.

T5. Delay from analog 1.8 V off to VDD_SOC off, the test results are -34.9us~-31.1us.

T9. Delay from VDD_SNVS_0P8 off to NVCC_SNVS_1P8 off, the test results are -3.97us~-2.53us.

 

justin_hsieh_0-1736234757427.png

justin_hsieh_1-1736234776313.png

Please provide recommendations.

 

0 Kudos
Reply
1 Solution
1,064 Views
Rita_Wang
NXP TechSupport
NXP TechSupport

The understanding of the customer is correct. If PCA9450 is used for i.MX8MN application, the measurement result should be fine because all power rails will be discharged completely by the PMIC.

View solution in original post

0 Kudos
Reply
4 Replies
1,124 Views
justin_hsieh
Contributor II

Hi Rita,

This is the data measured on our design.

Will there be any risks if we cannot meet the power-down requirement?

 

0 Kudos
Reply
1,065 Views
Rita_Wang
NXP TechSupport
NXP TechSupport

The understanding of the customer is correct. If PCA9450 is used for i.MX8MN application, the measurement result should be fine because all power rails will be discharged completely by the PMIC.

0 Kudos
Reply
1,115 Views
Rita_Wang
NXP TechSupport
NXP TechSupport

I will confirm it .

0 Kudos
Reply
1,126 Views
Rita_Wang
NXP TechSupport
NXP TechSupport

Which board are you using? NXP reference board or the board you design yourself?

0 Kudos
Reply