i.MX7 LPDDR2 byte and bit swapping.

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

i.MX7 LPDDR2 byte and bit swapping.

跳至解决方案
1,665 次查看
satoshishimoda
Senior Contributor I

Hi community,

Our customer have a question about i.MX7 LPDDR2 layout.

They want to use byte swapping and bit swapping with LPDDR2, but there is no hardware design guide for i.MX7 to judge whether it is ok or not.

So would you give us advise whether they can use byte swapping and bit swapping or not for LPDDR2 with i.MX7?

Best Regards,

Satoshi Shimoda

标签 (2)
标记 (3)
0 项奖励
回复
1 解答
1,388 次查看
Yuri
NXP Employee
NXP Employee

Hello,

   Strictly speaking, JEDEC provides pad sequence standardization for LPDDR2 :

"Ordering of DQ bits shall be maintained in the system, including within the

package and on the PCB. DQ byte swapping and DQ bit Swapping are not allowed in

the system."

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

在原帖中查看解决方案

0 项奖励
回复
2 回复数
1,389 次查看
Yuri
NXP Employee
NXP Employee

Hello,

   Strictly speaking, JEDEC provides pad sequence standardization for LPDDR2 :

"Ordering of DQ bits shall be maintained in the system, including within the

package and on the PCB. DQ byte swapping and DQ bit Swapping are not allowed in

the system."

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复
1,388 次查看
satoshishimoda
Senior Contributor I

Hello Yuri,

Thank you for your quick response.

OK, I understood that byte and bit swapping are prohibited for LPDDR2.

Best Regards,

Satoshi Shimoda

0 项奖励
回复