Hello gusarambula,
The problem was solved by increasing the SPL base address by 4 Kbyte.
According to i.MX 7Dual Applications Processor Reference Manual, section 6.6.4.1 (Internal ROM/RAM memory map):
The entire OCRAM region can be used freely after the boot.
In silicon revision 1.3, the SPL is functioning only if loaded 4 Kbyte after the beginning of the OCRAM region.
It seems like the above modification is not documented.
Thanks,
Uri