SDMA Event Mapping controlling register bit selection

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

SDMA Event Mapping controlling register bit selection

647件の閲覧回数
y_l
Contributor I

For i.MX6 solo/dualite's SDMA event mapping, for instance,

SDMA Event number 23 (ESAI/I2C3) 's description came with muxing description with respect to GPR0[6] IOMUXC register. When dive into IOMUXC_GPR0[6] register, the bit selection for muxing sources is straight and clear.

However, for SDMA Event number 29 (UART3/QSPI1) and 30(UART3.QSPI2), the controlling register (GPR0[21], GPR0[22]) bit selection description are not as clear as what had been described in SDMA event number 23.

Is there's any documentation/information providing insight into IOMUXC_GPR0 register's GPR0[21], GPR0[22] bit field?

Thank you.

~ Y.L

ラベル(2)
0 件の賞賛
返信
1 返信

465件の閲覧回数
b36401
NXP Employee
NXP Employee

Please refer "SDMA event mapping" chapter of i.MX 6Solo/6DualLite Applications Processor Reference Manual.

We have no more detailed documents. Sorry for the inconvenience.

Have a great day,

Victor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信