Pulse width between two chip select of SPI

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Pulse width between two chip select of SPI

ソリューションへジャンプ
1,445件の閲覧回数
daweiyou
NXP Employee
NXP Employee

Hi Guys:

Here are question for Pulse width between two chip select of SPI, i.MX6

The Wait States between two Chip Select (SS) signals can be decided

by ECSPI_PERIODREG[SAMPLE_PERIOD], but even if SAMPLE_PERIOD is 0,

the wait width still exist, from datasheet, the Min of "CS4 ECSPIx_SSx pulse width", tCSLH , is Half ECSPIx_SCLK period,

but Max is not defined.

So could you tell me what's the Max value and how to adjust it?

Actually, by testing, the actual value is almost 1us, if I want to reduce it, how can I do? thx

0 件の賞賛
返信
1 解決策
1,236件の閲覧回数
YixingKong
Senior Contributor IV

Dawei

We are sorry for getting back to you so late. Are you still stuck with the issue? If you have somehow resolved the issue, can we close the discussion? If you still need help, please feel free to reply with an update to this discussion.

Thanks,

Yixing

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
1,237件の閲覧回数
YixingKong
Senior Contributor IV

Dawei

We are sorry for getting back to you so late. Are you still stuck with the issue? If you have somehow resolved the issue, can we close the discussion? If you still need help, please feel free to reply with an update to this discussion.

Thanks,

Yixing

0 件の賞賛
返信