Pulse width between two chip select of SPI

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

Pulse width between two chip select of SPI

跳至解决方案
1,410 次查看
daweiyou
NXP Employee
NXP Employee

Hi Guys:

Here are question for Pulse width between two chip select of SPI, i.MX6

The Wait States between two Chip Select (SS) signals can be decided

by ECSPI_PERIODREG[SAMPLE_PERIOD], but even if SAMPLE_PERIOD is 0,

the wait width still exist, from datasheet, the Min of "CS4 ECSPIx_SSx pulse width", tCSLH , is Half ECSPIx_SCLK period,

but Max is not defined.

So could you tell me what's the Max value and how to adjust it?

Actually, by testing, the actual value is almost 1us, if I want to reduce it, how can I do? thx

0 项奖励
回复
1 解答
1,201 次查看
YixingKong
Senior Contributor IV

Dawei

We are sorry for getting back to you so late. Are you still stuck with the issue? If you have somehow resolved the issue, can we close the discussion? If you still need help, please feel free to reply with an update to this discussion.

Thanks,

Yixing

在原帖中查看解决方案

0 项奖励
回复
1 回复
1,202 次查看
YixingKong
Senior Contributor IV

Dawei

We are sorry for getting back to you so late. Are you still stuck with the issue? If you have somehow resolved the issue, can we close the discussion? If you still need help, please feel free to reply with an update to this discussion.

Thanks,

Yixing

0 项奖励
回复