How to enable core1 on i.MX7D

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

How to enable core1 on i.MX7D

ソリューションへジャンプ
393件の閲覧回数
tamotsu
Contributor IV

Hi.

Which register should I set to enable core1 on i.MX7D?

Even if I set bit 2 of 6.2.7.3 A7 Reset Control Register in the Reference Manual to '1', there is no response.

Thank yoi.

0 件の賞賛
返信
1 解決策
364件の閲覧回数
joanxie
NXP TechSupport
NXP TechSupport

refer to the schematic, the pull-up is DNP, When JTAG_MOD is low, the JTAG interface is configured for common software debug,

joanxie_1-1749796720266.png

 

元の投稿で解決策を見る

0 件の賞賛
返信
3 返答(返信)
386件の閲覧回数
joanxie
NXP TechSupport
NXP TechSupport

is it your typo? bit2 is for reserved, should be bit1

0 件の賞賛
返信
373件の閲覧回数
tamotsu
Contributor IV

Hi.

I'm sorry.

Bit 1 is correct.

The JTAG_MOD pin on the i.MX7D SABRE board  is connected to a 10K pull-up register and a 4.7K pull-down register, but is the MPU in JTAG mode or SW mode?

Thank you.

0 件の賞賛
返信
365件の閲覧回数
joanxie
NXP TechSupport
NXP TechSupport

refer to the schematic, the pull-up is DNP, When JTAG_MOD is low, the JTAG interface is configured for common software debug,

joanxie_1-1749796720266.png

 

0 件の賞賛
返信