About Power mode transitions

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

About Power mode transitions

ソリューションへジャンプ
1,435件の閲覧回数
goto11
Contributor III

Hello,Community

There are two questions about Table 6-8 Power mode transitions in i.MX 7 Dual Applications Processor Reference Manual.

(1) Does this mean that timer interrupt is enabled by LP Time Alarm Enable in SNVS_LP Control Register (LPCR)?
Which field should I check to see if an interrupt was asserted?

(2) If DP_EN of SNVS_LP Control Register (LPCR), can PMIC_ON_REQ signal be set to 0 in TOP?

Table 6-8. Is the Configuration with internal PMIC column of Power mode transitions Dumb PMIC?

Best reguards

Goto

ラベル(1)
0 件の賞賛
返信
1 解決策
1,377件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi GoTo

1. yes. It can be checked using SNVS_LPSR bit LPTA

2. yes it is dumb mode, usage TOP and DP_EN can be found in patch on

Q&A: How is mx6 PMIC_ON_REQ under SW control? 

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
1,378件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi GoTo

1. yes. It can be checked using SNVS_LPSR bit LPTA

2. yes it is dumb mode, usage TOP and DP_EN can be found in patch on

Q&A: How is mx6 PMIC_ON_REQ under SW control? 

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信