FXOS8700CQ上电后,其SCL/SDA引脚的初始电平是高还是低???

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

FXOS8700CQ上电后,其SCL/SDA引脚的初始电平是高还是低???

跳至解决方案
2,210 次查看
胡维坤
Contributor I

After power on the FXOS8700CQ, is the SCL/SDA pin hign or low at the first??

标签 (2)
0 项奖励
回复
1 解答
1,745 次查看
TomasVaverka
NXP TechSupport
NXP TechSupport

Hi,

Once set for I2C operation (SA0 pin connected to GND or VDDIO), both the SDA nad SCL pins will be in a high impedance state, so with pull-up resistors on the bus, the SDA and SCL lines are both high.

Regards,

Tomas

PS: If my answer helps to solve your question, please mark it as "Correct". Thank you.

在原帖中查看解决方案

0 项奖励
回复
2 回复数
1,746 次查看
TomasVaverka
NXP TechSupport
NXP TechSupport

Hi,

Once set for I2C operation (SA0 pin connected to GND or VDDIO), both the SDA nad SCL pins will be in a high impedance state, so with pull-up resistors on the bus, the SDA and SCL lines are both high.

Regards,

Tomas

PS: If my answer helps to solve your question, please mark it as "Correct". Thank you.

0 项奖励
回复
1,745 次查看
胡维坤
Contributor I

Dear Tomas Vaverka,

     Thanks for your answer, my last problem have been insolved but I have another question now.

     I have made the bus pulled up with 4.7KΩ resistors, and the  SDA and SCL both are hign when I reset FXOS8700CQ, so do INT1 and INT2, and I made the SDA0、SDA1 connected to GND. The question is the master can give the ST singal、 slave address and write bit correctly , but the slave(FXOS8700CQ) just cann't send the ACK to the master , so the register value cann't be read or write .

     First I guess that if the FXOS8700CQ doesn't work , but the INT1 and INT2 bins are both hign , while after I power it off they are both low ; Then the no.2 bin and no.8 bin are in a high impedance state , I don't know if it's true state or false state.

     By the way , the VDD and VDDIO connected together to 3.3V

0 项奖励
回复