SDRAM Clocking!

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

SDRAM Clocking!

跳至解决方案
812 次查看
qammarabbas
Contributor IV

Hi,

I am interfacing 8 DDR3L devices with T1042. The external pin description of T1042 DDR Controller mentions 2 clocks MCK0 and MCK1. Why is there a second clock? Can't i drive all 8 SDRAM devices with a single clock only? 

标记 (1)
0 项奖励
回复
1 解答
691 次查看
ufedor
NXP Employee
NXP Employee

> Can't i drive all 8 SDRAM devices with a single clock only?

Driving all SDRAM devices connected to the same chip-select with a single/same MCKn is a must.

Please refer to the AN3940 - Hardware and Layout Design Considerations for DDR3 SDRAM, Table 1. DDR3 designer checklist:

"46. Ensure one clock pair is used for each chip-select. The clock pair should follow the address/command/control signal groups in fly-by topology."

在原帖中查看解决方案

0 项奖励
回复
1 回复
692 次查看
ufedor
NXP Employee
NXP Employee

> Can't i drive all 8 SDRAM devices with a single clock only?

Driving all SDRAM devices connected to the same chip-select with a single/same MCKn is a must.

Please refer to the AN3940 - Hardware and Layout Design Considerations for DDR3 SDRAM, Table 1. DDR3 designer checklist:

"46. Ensure one clock pair is used for each chip-select. The clock pair should follow the address/command/control signal groups in fly-by topology."

0 项奖励
回复