SJA1105Q-EVB

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

SJA1105Q-EVB

Jump to solution
152 Views
哈哈哈哈哈
Contributor I

_0-1768356546887.png

Hello, in the SJA1105Q-EVB evaluation board, the 3.3V enable pin VREG_EN can be controlled as shown in the figure. What is the process and principle between the control by the LPC1788FET208 main chip pin MCU_VREG_INH and the control by the J9 jumper?

0 Kudos
Reply
1 Solution
92 Views
Alice_Yang
NXP TechSupport
NXP TechSupport

Hello @哈哈哈哈哈 

 

On the SJA1105Q‑EVB, the 3.3 V power enable signal (VREG_EN) is typically controlled through two paths:

  1. A control signal from the MCU (LPC1788), MCU_VREG_INH.
  2. A hardware override via the J9 jumper, which can directly force VREG_EN on or off.
    When J9 is used, it bypasses the MCU control path.

 

Thank you.

BR

Alice

View solution in original post

0 Kudos
Reply
1 Reply
93 Views
Alice_Yang
NXP TechSupport
NXP TechSupport

Hello @哈哈哈哈哈 

 

On the SJA1105Q‑EVB, the 3.3 V power enable signal (VREG_EN) is typically controlled through two paths:

  1. A control signal from the MCU (LPC1788), MCU_VREG_INH.
  2. A hardware override via the J9 jumper, which can directly force VREG_EN on or off.
    When J9 is used, it bypasses the MCU control path.

 

Thank you.

BR

Alice

0 Kudos
Reply
%3CLINGO-SUB%20id%3D%22lingo-sub-2292895%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3ESJA1105Q-EVB%3C%2FLINGO-SUB%3E%3CLINGO-BODY%20id%3D%22lingo-body-2292895%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3E%3CSPAN%20class%3D%22lia-inline-image-display-wrapper%20lia-image-align-inline%22%20image-alt%3D%22_0-1768356546887.png%22%20style%3D%22width%3A%20400px%3B%22%3E%3Cspan%20class%3D%22lia-inline-image-display-wrapper%22%20image-alt%3D%22_0-1768356546887.png%22%20style%3D%22width%3A%20400px%3B%22%3E%3Cimg%20src%3D%22https%3A%2F%2Fcommunity.nxp.com%2Ft5%2Fimage%2Fserverpage%2Fimage-id%2F372736iE03378F204B9D0AF%2Fimage-size%2Fmedium%3Fv%3Dv2%26amp%3Bpx%3D400%22%20role%3D%22button%22%20title%3D%22_0-1768356546887.png%22%20alt%3D%22_0-1768356546887.png%22%20%2F%3E%3C%2Fspan%3E%3C%2FSPAN%3E%3C%2FP%3E%3CP%3E%3CSPAN%3EHello%2C%20in%20the%20SJA1105Q-EVB%20evaluation%20board%2C%20the%203.3V%20enable%20pin%20VREG_EN%20can%20be%20controlled%20as%20shown%20in%20the%20figure.%20What%20is%20the%20process%20and%20principle%20between%20the%20control%20by%20the%20LPC1788FET208%20main%20chip%20pin%20MCU_VREG_INH%20and%20the%20control%20by%20the%20J9%20jumper%3F%3C%2FSPAN%3E%3C%2FP%3E%3C%2FLINGO-BODY%3E%3CLINGO-SUB%20id%3D%22lingo-sub-2293291%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%20translate%3D%22no%22%3ERe%3A%20SJA1105Q-EVB%3C%2FLINGO-SUB%3E%3CLINGO-BODY%20id%3D%22lingo-body-2293291%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3EHello%26nbsp%3B%3CA%20href%3D%22https%3A%2F%2Fcommunity.nxp.com%2Ft5%2Fuser%2Fviewprofilepage%2Fuser-id%2F258764%22%20target%3D%22_blank%22%3E%40%E5%93%88%E5%93%88%E5%93%88%E5%93%88%E5%93%88%3C%2FA%3E%26nbsp%3B%3C%2FP%3E%0A%3CBR%20%2F%3E%0A%3CDIV%3E%0A%3CP%3EOn%20the%20SJA1105Q%E2%80%91EVB%2C%20the%203.3%E2%80%AFV%20power%20enable%20signal%20(VREG_EN)%20is%20typically%20controlled%20through%20two%20paths%3A%3C%2FP%3E%0A%3COL%3E%0A%3CLI%3EA%20control%20signal%20from%20the%20MCU%20(LPC1788)%2C%20MCU_VREG_INH.%3C%2FLI%3E%0A%3CLI%3EA%20hardware%20override%20via%20the%20J9%20jumper%2C%20which%20can%20directly%20force%20VREG_EN%20on%20or%20off.%3CBR%20%2F%3EWhen%20J9%20is%20used%2C%20it%20bypasses%20the%20MCU%20control%20path.%3C%2FLI%3E%0A%3C%2FOL%3E%0A%3CBR%20%2F%3E%0A%3CP%3EThank%20you.%3C%2FP%3E%0A%3CP%3EBR%3C%2FP%3E%0A%3CP%3EAlice%3C%2FP%3E%0A%3C%2FDIV%3E%3C%2FLINGO-BODY%3E