LPC55S1x VBAT_DCDC rise time requirement

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

LPC55S1x VBAT_DCDC rise time requirement

ソリューションへジャンプ
1,620件の閲覧回数
jackl_intercomp
Contributor II

Hello,

According to the LPC55S1x errata sheet, the rise time for the supply of the VBAT_DCDC pin should be at least 2.6 ms to guarantee startup in the worst case temperature. Is there a maximum slew rate for this requirement? For example, a voltage regulator we are considering using has the following startup timing:

image.png

The total rise time is well over the 2.6ms requirement. However, the jump from 0V to ~1.5V happens in about 0.375ms, which is a slew rate of 4V/ms. Will this cause a problem with the LPC55S1x?

Thanks.

ラベル(1)
0 件の賞賛
返信
1 解決策
1,560件の閲覧回数
Pavel_Hernandez
NXP TechSupport
NXP TechSupport

Hello, 

I review your case with my team unfortunately the regulator doesn't follow our datasheet. The ramp-up condition and slope should follow as mentioned below:

Pavel_Hernandez_0-1671470973157.png

Best regards,
Pavel

 

元の投稿で解決策を見る

0 件の賞賛
返信
3 返答(返信)
1,561件の閲覧回数
Pavel_Hernandez
NXP TechSupport
NXP TechSupport

Hello, 

I review your case with my team unfortunately the regulator doesn't follow our datasheet. The ramp-up condition and slope should follow as mentioned below:

Pavel_Hernandez_0-1671470973157.png

Best regards,
Pavel

 

0 件の賞賛
返信
1,548件の閲覧回数
jackl_intercomp
Contributor II

Ok, thank you for looking into this. We will take this regulator out of consideration then.

0 件の賞賛
返信
1,598件の閲覧回数
Pavel_Hernandez
NXP TechSupport
NXP TechSupport

Hello,

I'm working on your case, please let me get more details about your question, and when I have more information, I will contact you.

Best regards,
Pavel

0 件の賞賛
返信