Hello,
I have done further evaluation of this scenario. Another strange thing that I have observed with the KL03 is that I can change the setting for whether the LIRC Oscillator is Enabled/Disabled in STOP mode. Before I go into VLPS I can clearly see the bit is either SET/CLEARED as to whether this should occur and I don't see any difference in the actual IDD on the board that I ONLY have the KL03 and a couple of Bypass caps. I would hope that I should see the LIRC when it is disabled in STOP/VLPS produce about a 27uA difference which should be clearly observable but I see the same IDD whether it is Enabled/Disabled in STOP mode?
I will package up the project that is producing this it is very simple and makes use of KDS3.0 and KSDK1.3.
- Configuration to TURN OFF LIRC in STOP Mode

See the BIT get cleared...

Energy Profile with LIRC Clock supposedly Turned OFF in VLPS.

Test with Enabling the LIRC in Stop Mode:
- Configuration to keep LIRC ON in STOP Mode

See the Bit get set...

Energy Profile with LIRC Kept On during VLPS is same as when it was supposed to be Disabled?
