You can find the 24-bit specs in the following chapter: 6.4.4.2 ΣΔ ADC Standalone specifications of the devices datasheet, the document can be downloaded from the following link:
http://cache.freescale.com/files/32bit/doc/data_sheet/MKMxxZxxACxx5.pdf
You can find the 24-bit specs in the following chapter: 6.4.4.2 ΣΔ ADC Standalone specifications of the devices datasheet, the document can be downloaded from the following link:
http://cache.freescale.com/files/32bit/doc/data_sheet/MKMxxZxxACxx5.pdf
The SD ADC conversion rate depends on the modulator clock (fmclk) and selected oversampling ratio (OSR). Datasheet parameters of the SD ADC (for normal operation) are specified for fmclk=6.144MHz and OSR=2048, where such configuration results in 3 ksps output sample. You can go down with OSR to 64, which will increase output sample rate to 96 ksps still providing 24-bit result but with lesser noise free bits (~ -2.8 bits).