I want to bridge the video of the Host PC from PTN3460I to DP to LVDS and display it on the LCD with a resolution of 1920x1080.
We are aware that there are two ways to set DPCD, especially EDID from Display Port.
Depending on the level of DEV_CFG, the I2C setting of PTN3460I can be selected as master (MSBus) or slave (DDCBus).
1. DEV_CFG: Read EDID from HIGH → AUX via I2C from the external EEPROM of PTN3460I.
2. DEV_CFG: LOW → Read EDID from the built-in flash of PTN3460I via SRAM after reset release.
I would like to set it to DEV_CFG: LOW and use the default EDID 4 of the built-in flash, but the host PC will recognize it as a resolution of 800x480.
Question
-----------------------------------------
Q1 Why is it recognized as a resolution of 800x480?
Q2 Is it okay to set the MsBus at any time?
Does it have anything to do with the 90ms period from when RST_N and PD_N become High until HPD is output?

External terminal setting
DEV_CFG: L
CFG1: H
CFG2: L
CFG3: L
CFG4: L
Configuration register settings
Reg 0x80: 0x0B
Reg 0x84: 0x09
LCD Timing characteristics
