"System clock cycle" meaning of DC parameter table.

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

"System clock cycle" meaning of DC parameter table.

跳至解决方案
1,627 次查看
takayuki_ishii
Contributor V

Hello community,

I have one question about DC parameter table of datasheet.

In datasheet IMX6DQAEC rev5 09/2017,  footnote 1 of Table 22 say that 

1 Overshoot and undershoot conditions (transitions above OVDD and below GND) on switching pads must be held below 0.6 V, and the duration of the overshoot/undershoot must not exceed 10% of the system clock cycle.

I think that "system clock cycle" of this comment mean a XTALI input clock cycle.

So that is a calculate as following.

 

10% of the system clock cycle = 1/24MHz * 10/100 = 4.1nsec

Is ti correct?

Best regards,

Ishii.

标签 (1)
0 项奖励
回复
1 解答
1,462 次查看
Yuri
NXP Employee
NXP Employee

Hello,

 

  The overshoot/undershoot period should be less than 10% of shortest possible toggling period of the

input signal or per input signal specific protocol requirement. For GPIO input signal overshoot/undershoot

period, it should be less than 10% of the XTALI period.

 

Have a great day,

Yuri

 

------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer

button. Thank you!

在原帖中查看解决方案

0 项奖励
回复
4 回复数
1,462 次查看
takayuki_ishii
Contributor V

Hello Yuri,

Thank you for your quick response.

> The overshoot/undershoot period should be less than 10% of shortest possible toggling period of the

> input signal or per input signal specific protocol requirement.

My understanding is a following.

  If we use CSIx_DATx pin as IPU_CSI_DATAx with 27MHz pixel clock.

  It should be less than 10% of 27MHz pixel clock period.

  If we use CSIx_DATx pin as GPIOx_IOxx.

  It should be less than 10% of the XTALI clock period.

Is it correct?

Best regards,

Ishii.

0 项奖励
回复
1,462 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  Your understanding is correct.

Regards,

Yuri.

0 项奖励
回复
1,462 次查看
takayuki_ishii
Contributor V

Hello Yuri,

Thank you for your quick response.

I will discuss it by pixel clock period.

Best regards,

Ishii.

0 项奖励
回复
1,463 次查看
Yuri
NXP Employee
NXP Employee

Hello,

 

  The overshoot/undershoot period should be less than 10% of shortest possible toggling period of the

input signal or per input signal specific protocol requirement. For GPIO input signal overshoot/undershoot

period, it should be less than 10% of the XTALI period.

 

Have a great day,

Yuri

 

------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer

button. Thank you!

0 项奖励
回复