iMX8MM ethernet clock

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

iMX8MM ethernet clock

ソリューションへジャンプ
1,699件の閲覧回数
raymondman
Contributor II

Since the product fails the FCC test several times due to the 50MHz produced by the SoC to supply to the PHY LAN8720A, we may need to add the option to use 25MHz crystal for the PHY in the coming layout. But we cannot find any information about which pin of the iMX8MM processor being connected to the reference clock output from the PHY. Also, how should we modify the driver to accept the reference clock? Could anyone give out some advice?

Many thanks in advance!

0 件の賞賛
返信
1 解決策
1,689件の閲覧回数
riteshmpatel
NXP TechSupport
NXP TechSupport

Hi @raymondman,

Hope you are doing well.

Kindly refer to Table 11-96. ENET External Signals in the Reference Manual on Page 3707.

ENET_TD2 can be configured as ENET1_TX_CLK. There are two RMII clock schemes.

1. MAC generates an output 50M reference clock for PHY
2. MAC uses an external 50M clock.

So, the pin which you are using to generate a 50M clock will only be used to accept the 50M clock from the PHY chip.

Thanks & Regards,
Ritesh M Patel

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
1,690件の閲覧回数
riteshmpatel
NXP TechSupport
NXP TechSupport

Hi @raymondman,

Hope you are doing well.

Kindly refer to Table 11-96. ENET External Signals in the Reference Manual on Page 3707.

ENET_TD2 can be configured as ENET1_TX_CLK. There are two RMII clock schemes.

1. MAC generates an output 50M reference clock for PHY
2. MAC uses an external 50M clock.

So, the pin which you are using to generate a 50M clock will only be used to accept the 50M clock from the PHY chip.

Thanks & Regards,
Ritesh M Patel

0 件の賞賛
返信