Which frequency is correct for i.MX6SDLACLK_EIM_SLOW_CLK_ROOT?

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Which frequency is correct for i.MX6SDLACLK_EIM_SLOW_CLK_ROOT?

ソリューションへジャンプ
1,601件の閲覧回数
satoshishimoda
Senior Contributor I

Hi community,

We have a question about i.MX6SDL CCM.

Please see Table 18-3 in IMX6SDLRM Rev.1.

It shows ACLK_EIM_SLOW_CLK_ROOT = 198MHz (default).

However, according to the initial register setting of CCM_CSCMR1, it seems to be a half of AXI clock frequency (blue line in Figure 18-2).

And according to the initial register setting of CCM_CBCDR, AXI frequency is half of a half of PLL2 396MHz.

So we can get ACLK_EIM_SLOW_CLK_ROOT = 99MHz (a quater of PLL2 396MHz).

Which is correct?

Best Regards,

Satoshi Shimoda

ラベル(2)
タグ(2)
0 件の賞賛
返信
1 解決策
1,157件の閲覧回数
Yuri
NXP Employee
NXP Employee

By default, EIM ACLK (aclk_eim_slow) is sourced from AXI clock root (396MHz) with divide-by-2, so it is 198 MHz.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

元の投稿で解決策を見る

0 件の賞賛
返信
5 返答(返信)
1,157件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

   For the recent RM - please refer to https://community.nxp.com/thread/442559 

Regards,

Yuri.

0 件の賞賛
返信
1,158件の閲覧回数
Yuri
NXP Employee
NXP Employee

By default, EIM ACLK (aclk_eim_slow) is sourced from AXI clock root (396MHz) with divide-by-2, so it is 198 MHz.

Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信
1,157件の閲覧回数
Rob_iMX6
Contributor II

Hi Yuri

According to the datasheet of iMX.6SDL, ACLK_EIM_SLOW_CLK_ROOT must not exceed 132MHz (i:MX 6Solo/DualLite Rev.5, page 52).

Does this mean that the default clock is out of spec?

Best regards,

-Urs

0 件の賞賛
返信
1,157件の閲覧回数
Yuri
NXP Employee
NXP Employee

Hello,

   

  Looks like - yes, the default value should not be used.


Regards,

Yuri.

0 件の賞賛
返信
1,157件の閲覧回数
satoshishimoda
Senior Contributor I

Hi Yuri,

Thank you for your reply.

According to your reply, it seems that our understanding about AXI bus frequency was wrong.

Maybe, I will create a new thread about AXI bus frequency.

Thank you.

Best Regards,

Satoshi Shimoda

0 件の賞賛
返信