SEMC SRAM interface

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

SEMC SRAM interface

1,402 Views
ShiXiang
Contributor I

product: I.mxrt 1170 series

For the SRAM write/read in SYNC mode (ADMUX), just wonder is it possible to mask the higher address bit, A[M : 16], means not to use and free up my address pin, so that I can connect them extra GPIOs.

My SRAM application only need A0-15. 

SEMC SRAM masking.jpg

0 Kudos
Reply
3 Replies

1,368 Views
art
NXP Employee
NXP Employee

Yes, it is possible to use upper address pins (A16 and higher) as GPIOs when
SEMC operates in SRAM mode. Just configure these pins as GPIOs in IOMUXC.

Best Regards,
Artur

0 Kudos
Reply

1,378 Views
ShiXiang
Contributor I

No reply yet, re-post to I.MX RT page.

Please close this question, thank you. 

 

 

 

0 Kudos
Reply

1,395 Views
ShiXiang
Contributor I

Can the software call function/register support on masking or is the software/register adjustable? For masking the higher address bit, A[M : 16], while using SRAM write/read in SYNC mode (ADMUX) . Thank you. 

0 Kudos
Reply