Bus isolation of iMX6SL boot configuration pins

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

Bus isolation of iMX6SL boot configuration pins

跳至解决方案
1,638 次查看
torus1000
Contributor V

Hi community,

I'm new user of iMX6SL.
I found the difference between MX6SL-EVK and MX6DL-SaberSD boot config pins.
It seems EVK has line drivers(74LVC244APW) improved bus isolation. Please see attached.
I have questions as following. Is there anyone can help?

(Q) Is there another special reason to add line buffers for EVK?

(Q) Is it OK to eliminate line buffers for custom MX6SL board?

Thanks.

bus_buf.png

标签 (1)
标记 (2)
0 项奖励
回复
1 解答
1,453 次查看
Yuri
NXP Employee
NXP Employee

  From Table 1-2 (EIM recommendations for developer’s boot modes) of

IMX6SLHDG (“Hardware Development Guide for i.MX 6SoloLite - User Guide”),
linked below :
"Isolation buffers are required because 6SoloLite pads can be set to 1.8V or 3V
logic levels while boot signals
require 3V logic level to latch the boot settings.

Any pull-ups for boot configuration line must be properly isolated because there is
a chance that the system may use 1.8V logic levels".


http://cache.freescale.com/files/32bit/doc/user_guide/IMX6SLHDG.pdf

~Yuri.

在原帖中查看解决方案

0 项奖励
回复
3 回复数
1,453 次查看
Yuri
NXP Employee
NXP Employee

  The boot pins are latched at POR rising edge, but - strictly speaking -

the hold time  is not specified. On the i.MX6 SL EVK bus isolation buffer

is applied and the next note is provided :

"i.MX6SL reads values approximately 300uS to 1mS after reset released.

Buffers are active while unit is in reset and 1ms-10ms after reset is

released."


Have a great day,
Yuri

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复
1,453 次查看
torus1000
Contributor V

Dear Yuri,

Thank you for quick reply. It helped me alot. Let me clarify my 2nd questions.

(Q) In terms of saving BOM cost, is it possible to remove line buffers like SabreSD did?

BR

0 项奖励
回复
1,454 次查看
Yuri
NXP Employee
NXP Employee

  From Table 1-2 (EIM recommendations for developer’s boot modes) of

IMX6SLHDG (“Hardware Development Guide for i.MX 6SoloLite - User Guide”),
linked below :
"Isolation buffers are required because 6SoloLite pads can be set to 1.8V or 3V
logic levels while boot signals
require 3V logic level to latch the boot settings.

Any pull-ups for boot configuration line must be properly isolated because there is
a chance that the system may use 1.8V logic levels".


http://cache.freescale.com/files/32bit/doc/user_guide/IMX6SLHDG.pdf

~Yuri.

0 项奖励
回复