Ethernet to V.35 Implementation using QorIQ processor

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

Ethernet to V.35 Implementation using QorIQ processor

2,033 次查看
Jijesh
Contributor I

Hi,
We are developing a Ethernet to V.35 converter system using QorIQ processor (LS1023AXN7KQB). Can you please let us know how to interface V.35 port to QorIQ processor?
Is there any reference design available for this?

Thanks,
Jijesh

标记 (2)
0 项奖励
回复
2 回复数

1,973 次查看
Jijesh
Contributor I

Hi,

Attached a high level block diagram of our system. We are not clear about where to interface V.35 Transceiver on the LS1023 device. Is there any application reference document available how to use LS1043A/LS1023A QUICC Engine for HDLC, V.35 application.

Thanks,

Jijesh

0 项奖励
回复

1,976 次查看
yipingwang
NXP TechSupport
NXP TechSupport

I'm not familiar with V.35.

NXP designs to an attachment unit interface (AUI) specification (MII, GMII, RGMII, SGMII, etc.),
so in most cases, proper operation is achieved if the interface signal requirements (timings, IO levels, etc.) are met.
This includes PHYless designs as well.

Input Output Buffer Information Specification (IBIS) modeling can help determine signal degradation to/from our device across the interconnect.

Actual medium support (copper, fiber, coax, etc) is dependent on the Medium Attachment Unit (MAU) connected to our device (PHY, Switch, FPGA, etc).

LS1046A supports RGMII, 1G SGMII, 2.5G SGMII, QSGMII, and XFI for the Ethernet protocols.
Do you intend to use one of these interfaces?

0 项奖励
回复