Dual RISC processor in MSC8156

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

Dual RISC processor in MSC8156

ソリューションへジャンプ
3,138件の閲覧回数
lpeng
Contributor I

Hi all,

The MSC8156 Block Diagram in document "MSC8156 Product Brief" show that MAPLE-B has a Dual RISC Engine, but the block Diagram in document "MSC8156 Data Sheet" show that there is no Dual RISC Engine in MAPLE-B and there are Dual RISC Processors in QUICC Engine Subsystem.

I want to ask whether both of their have Dual RISC processor. Thanks.

ラベル(1)
タグ(1)
0 件の賞賛
返信
1 解決策
1,795件の閲覧回数
starcoreDSP
Contributor II

Based on the 8156 RM, both MAPLE-B and QUICC Engine have Dual RISC Engine.  

 

In 8156 PB, on page 11, it says  

The QUICC Engine subsystem includes dual RISC processors and 48-Kbyte multi-master RAM
to handle the Ethernet and SPI interfaces, thus off loading the tasks from the cores. The three
communication controllers support

元の投稿で解決策を見る

0 件の賞賛
返信
2 返答(返信)
1,796件の閲覧回数
starcoreDSP
Contributor II

Based on the 8156 RM, both MAPLE-B and QUICC Engine have Dual RISC Engine.  

 

In 8156 PB, on page 11, it says  

The QUICC Engine subsystem includes dual RISC processors and 48-Kbyte multi-master RAM
to handle the Ethernet and SPI interfaces, thus off loading the tasks from the cores. The three
communication controllers support

0 件の賞賛
返信
1,795件の閲覧回数
lpeng
Contributor I

Ok, Thank you. 

 

0 件の賞賛
返信