LS1043ARDB-PA/PB

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

LS1043ARDB-PA/PB

Jump to solution
1,174 Views
trondwang
Contributor I

Hello,

the evaluation board for LS1043 has a separate power (U17) that gives the 1.2V voltage called +TVDD. Why is this power needed? The PMIC (U33) on the board has already a 1.2V output called +GVDD. Could I remove U17 and connect +TDD on the CPU to +GVDD? We will not need AQR105 (U9).

reg.

Trond Inge

Labels (1)
0 Kudos
1 Solution
931 Views
r8070z
NXP Employee
NXP Employee

Have a great day,

Yes the PMIC has default start-up sequence for the different SW and LDO.
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

View solution in original post

0 Kudos
3 Replies
931 Views
trondwang
Contributor I

Thank you for help!

With respect to the LS1043 MDIO voltage, I see from the circuit diagram that the 2.5V will be available before GVDD from the PMIC, so correct power-on sequence will be  maintained in this case.

But if 1.8V (from SW2 on the PMIC) is connected, how will then correct power-on sequence be maintained because GVDD comes also comes from the PMIC ? Is this secured internally in the PMIC VR500V4?

0 Kudos
932 Views
r8070z
NXP Employee
NXP Employee

Have a great day,

Yes the PMIC has default start-up sequence for the different SW and LDO.
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 Kudos
931 Views
r8070z
NXP Employee
NXP Employee

Have a great day,

This power is needed for the Ehternet Phy and LS1043A MDIO which control that Phy. GVDD belongs to DDR system. During the power-on sequence the TVDD should be applied before the GVDD. If you do not need for the MDIO at 1.2V you can connect the TVDD pin to the 1.8V or 2.5V power line.

-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 Kudos