BGA breakout routing dimensions, LS1046

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

BGA breakout routing dimensions, LS1046

ソリューションへジャンプ
1,261件の閲覧回数
dale_blankenshi
Contributor II

I am running pre-layout signal integrity simulations on the LS1046A PCIe lanes, and was looking for guidance on BGA breakout routing dimensions (worst-case) to use in HyperLynx. I'm currently assuming 6 mil trace width and 4 mil space, with a max length of 700 mils on the surface before the DC blocking capacitor (on the transmit side) and to a via to an internal layer. I don't know if I should assume a narrower trace width due to the BGA congestion.

Thanks.

0 件の賞賛
返信
1 解決策
1,204件の閲覧回数
ufedor
NXP Employee
NXP Employee

It is possible to refer to the LS1046ARDB-PB layout which is included into the Design Files package available for download from:

QorIQ® LS1046A Development Board | NXP 

元の投稿で解決策を見る

2 返答(返信)
1,205件の閲覧回数
ufedor
NXP Employee
NXP Employee

It is possible to refer to the LS1046ARDB-PB layout which is included into the Design Files package available for download from:

QorIQ® LS1046A Development Board | NXP 

1,204件の閲覧回数
dale_blankenshi
Contributor II

Yes, thank you. That is essentially what I needed.

0 件の賞賛
返信