LPC54018 SPI

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

LPC54018 SPI

1,022 次查看
Sukumar_M
Contributor I

if I set transfer delay 3,4,5,9,10 the clock pulse are 16 pulses why?

and I set transfer delay 1,2,6,7,8 the first pulse width should be High.93de70ab-bfba-476b-9bfb-0bde32be783e.jpg6861a5ee-5d24-4982-bc35-b1cd0560bc06.jpg

0 项奖励
回复
2 回复数

1,001 次查看
Sukumar_M
Contributor I

Thanks for Support to me.

0 项奖励
回复

1,014 次查看
xiangjun_rong
NXP TechSupport
NXP TechSupport

Hi,

If you want to validate the FRAME_DELAY time, you have to set the EOF bit in FIFOWR register for each transfer.

Hope it can help you

BR

XiangJun Rong

 

 

xiangjun_rong_0-1648192711087.png

 

0 项奖励
回复