I2S KSDK driver is working?

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

I2S KSDK driver is working?

1,882 次查看
matheuspinto
Contributor II

Hello,

 

I'm trying to use I2S module from  MK22FN512 in FRDM-K22F board, with the KSDK + Processor expert.

I used the fsl_sai component as shown in the figure below:

 

22723_22723.pngfsl_sai_component.png

 

Basically I used the bean's default settings. However, the program is stuck in a line code generated by the PE.

The line of code are highlighted in the figure below.

 

22727_22727.pnghalt i2s.png

 

As can be seen in the next figure extracted from the device's manual, it is a register indicating whether the device clock may or

not be updated.

 

22728_22728.pngrascunho imagem.png

 

The code appears to have been poorly designed, should not get stuck in this condition. What can I do? Programming using registers?

Freescale does not seem to give much support for I2S module.

 

Thanks,

标签 (1)
标记 (2)
8 回复数

1,223 次查看
ivadorazinova
NXP Employee
NXP Employee

Hello Matheus,

please, can you upload your project?

I will test it on my side.

Best Regards,

Iva

0 项奖励
回复

1,223 次查看
matheuspinto
Contributor II

Hello Iva,

The project is attached!

Thanks,

Matheus

0 项奖励
回复

1,223 次查看
ondrejlutera
NXP Employee
NXP Employee

Hello Matheus,

Your CPU component has Core clock and Bus clock frequency 20.97152 MHz thus MCLK divider in the SAI peripheral can't divide this frequency to 24.576 MHz. You can increase the CPU frequency or decrease the Master clock frequency value in the fsl_sai component. For example MCLK 12288000 Hz will work.

You can also increase the Sample rate accuracy by changing the Bit clock source from Bus Clock to Master clock in the saiCom1_InitConfig0 configuration.

Unfortunately  fsl_sai component for the KSDK 1.1.0 has no timing validations. We've added I2S timing validations into KSDK 1.2.0 service pack which will be available soon.

1,223 次查看
matheuspinto
Contributor II

Thanks Iva,

The program pass this code lines.

I did not find material about KSDK API. Everthing that I found in the link below is too shallow.

Software Development Kit for Kinetis MCUs|Freescale

Now I cant go on, beacuse some drawbacks. I make a new code for test that is attached, to anyone who has a FRDM K22F, and a logic analizer, can test.

First, I press the switch 3 in the board to begin the communication, which is shown in figure below.

frdm k22f sw3.png

I send a block with 3 values to I2S module, which can be observed in the code of the figure below.


main code.png


First, I set the DMA communication and after wait for the press of SW3. When pressed, a loop sends the block forever. The block must be sent after a block complete sent flag be set in a interrupt. That flag is set correctly how confirmed in debug.

However, it can be seen in the waves from the figure below, that the block is sent just one time.

logic 1.png

Looking more closely, we can see that is the block: fisrt the number 1, after 2, after 3.

logic 2.png

In the debug I noticed that the code gets stuck when tries send the block for the second time, which can be observed in the figure below.

main code send data.png

Even pressing "F5" button, step into,  the debug stop here.

Can be saw too in the figure below, that the "bit clock frequency" is irregular.

logic 3.png

As can be seen, set I2S module without support is a headache.

0 项奖励
回复

1,223 次查看
ondrejlutera
NXP Employee
NXP Employee

Hi Matheus,

New Kinetis Design Studio and Kinetis SDK v1.2 with updated fsl_sai driver is available for download.

New Kinetis Design Studio V3.0.0 available

pastedImage_1.png

Ondrej

1,223 次查看
ondrejlutera
NXP Employee
NXP Employee

Hi Matheus,

1. In most cases MCLK should be multiple of Bit clock, for 48 kHz sample rate eg. 12288000 Hz and not 1280000 Hz

pastedImage_0.png

2. If you need MCLK and Bit clock aligned (eg. for delta-sigma DAC) select MCLK as Bit clock source. Not Bus clock.

pastedImage_1.png

3. MCLK frequency is generated from the internal System clock. System clock in this situation is not multiple of MCLK. It may have impact to MCLK duty cycle and also for bit clock (in case it is generated from the MCLK). As RM says :

pastedImage_2.png

You can also use external MCLK clock source for better precision and very low jitter.

Best Regards,

Ondrej

0 项奖励
回复

1,223 次查看
matheuspinto
Contributor II

Hi Ondrej,

Your suggestion did not work out. The result was the same when I used the master clock to 1280000 Hz and the source of the clock bit as the clock bus.

However, when I set a frequency of 10000000 Hz and a sample rate of 5000 worked perfectly! But I dont know why it worked so...

Any suggestion?

0 项奖励
回复

1,223 次查看
ondrejlutera
NXP Employee
NXP Employee

Hi Matheus,

I've set MCLK to 12 288 000 Hz, as Bit clock source MCLK, enabled the MCLK pin. Measured bit clock looks ok 48000* 16 bits * 2 channels = 1 536 000 Hz.

I've increased CPU clocks and changed the mode to PEE. PEE uses external 8 MHz crystal. Now I can see data packets on the TX line periodically. Driver works in interrupt mode. With 20 MHz core clock I've seen several FIFO underrun errors.

Attached project with updated code and clock settings.

I recommend KSDK 1.2.0 for new i2s projects.

Ondrej

0 项奖励
回复