Hi
K10 100MHz product all GPIO pins have 5 V tolerance.
All 5 V tolerant digital I/O pins are internally clamped to VSS through an ESD protection diode. There is no diode connection to VDD.
Circuit design and PCB layout are fundamental in preventing EOS conditions from reaching the device.
There are several publications that offer great advice on properly designing circuits to prevent overstress conditions.
The recommendations in the publications concentrate on the following:
• Clean VCC and VSS Supplies:
- Avoid excessive ringing and power-up overshoot/undershoot
• Controlled VCC Ramp at Power-up and Power-Down:
- Too fast power-up or power-down could cause excessive inrush currents through the circuit
• Proper Power/Ground:
- Avoid ground loops and ground differentials
• Correct Decoupling Capacitor Values:
- Essential for filtering high-frequency spikes
• Data Bus Contentions
• Connecting External Cable to an Unprotected I/O Port
• Proper Component Placement
• Short Trace Lengths
K10 most GPIO pin are in high impedance status during power up.
Using a current-limiting resistor and a ferrite bead with a capacitor to ground will limit the energy transferred to a pin during an EOS event.
Wish it helps.
Have a great day,
Ma Hui
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------