This documents the required initialization sequence for the MC56F8400 series eFlexPWM with micro-edge

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

This documents the required initialization sequence for the MC56F8400 series eFlexPWM with micro-edge

1,161件の閲覧回数
johnlwinters
NXP Employee
NXP Employee

Announcement:

 

 

 

When using the fractional edge delay on the eFlexPWM, there is the requirement to not program pulses narrower than 3 clock cycles.

This requirement is only for channels using the fractional edge delay and does not apply to channels that are capable of fractional delay but not using the fractional delay.

 

PWM outputs may  on some units power up to a logic 1 state when the analog micro-edge placer block is used.  This is unavoidable and per the design.  It is not a defect.

 

 

To get proper initialization when using the analog micro-edge placer block in the PWM, it is required power it up and run at least one PWM period where there is a PWM edge transition before enabling the PWM outputs.  This will ensure that the PWM outputs are in a known state and allow the device to operate normally.

ラベル(1)
0 件の賞賛
返信
0 返答(返信)