i.MX6DQP Power-Down sequence.

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

i.MX6DQP Power-Down sequence.

跳至解决方案
1,594 次查看
takayuki_ishii
Contributor IV

Hello community,

I have one question about Power-Down sequence for i.MX6DQP.

In Datasheet of i.MX 6DualPlus/6QuadPlus, IMX6DQPAEC rev 3, 11/2018,

Section 4.2.2 Power-Down Sequence say that 

   "There are no special restrictions for i.MX 6DualPlus/6QuadPlus SoC."

Is this applied only Supplies Contact in Table 95 ?

Or all contact both "Supplies Contact in Table 95." and "Functional Contact in Table 96." ?

Best regards,

Ishii.

标签 (3)
标记 (1)
0 项奖励
回复
1 解答
1,493 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  The power down requirements concern only power supply pins (mentioned in the Table 95).
All  I/O pins must not be externally driven while the I/O power supply for the pin (NVCC_xxx)

is OFF. This can cause internal latch-up and malfunctions due to reverse current flows.

Regards,

Yuri.

在原帖中查看解决方案

0 项奖励
回复
4 回复数
1,494 次查看
Yuri
NXP Employee
NXP Employee

Hello,

  The power down requirements concern only power supply pins (mentioned in the Table 95).
All  I/O pins must not be externally driven while the I/O power supply for the pin (NVCC_xxx)

is OFF. This can cause internal latch-up and malfunctions due to reverse current flows.

Regards,

Yuri.

0 项奖励
回复
1,493 次查看
takayuki_ishii
Contributor IV

Hello Yuri,

Thank you for your quick response.

Does it have some constraint between external drive off and I/O power supply off timing?

i.e. External driver must off faster than I/O power supply befor xx [ns].

Or is it OK to off at same time?

Best regards,

Ishii.

0 项奖励
回复
1,494 次查看
Yuri
NXP Employee
NXP Employee

Hello,

   Really there are no strict timing restrictions regarding  external drive off and I/O

power supply off. So, the same time for the powers switching off is OK.

Regards,

Yuri.

0 项奖励
回复
1,494 次查看
takayuki_ishii
Contributor IV

Hello Yuri,

Thank you for your suggestion.

I will ask it to my customer.

Best regards,

Ishii.

0 项奖励
回复