Solved! Go to Solution.
Hi Issac_20200908
for setting frequency details one can look at below link:
"For example, if the clock lane frequency is 128MHz, the clock range should
be 250-270MHz because of DDR clock mode.."
For debugging try unit test, mxc_v4l2_tvin.out, some examples can be found on
https://source.codeaurora.org/external/imx/imx-test/tree/test/mxc_v4l2_test?h=imx_5.4.24_2.1.0
Best regards
igor
Thanks, igor.
MIPI_CSI2_PHY_TST_CTRL1 value is based on MIPI transimitter's DPHY clock frequency as you said.
We have tested OK for 400Mbps x4 lane and 800Mbps x3 Lane with DS90UB960.
Hi Issac_20200908
if DS90UB960 works as a camera sensor and use 400Mbps per lane then
(as said in above example) "clock range should be 800MHz because of DDR clock mode.."
Best regards
igor
Hi Issac_20200908
for setting frequency details one can look at below link:
"For example, if the clock lane frequency is 128MHz, the clock range should
be 250-270MHz because of DDR clock mode.."
For debugging try unit test, mxc_v4l2_tvin.out, some examples can be found on
https://source.codeaurora.org/external/imx/imx-test/tree/test/mxc_v4l2_test?h=imx_5.4.24_2.1.0
Best regards
igor