IMX6UL ethernet does work in u-boot but it doesn't with Kernel 3.14.38

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

IMX6UL ethernet does work in u-boot but it doesn't with Kernel 3.14.38

ソリューションへジャンプ
11,434件の閲覧回数
alubeiro
Contributor IV

Hi everybody,

My partner Goiatz Leibar and me are facing this issue.

First of all, say we have a customized board with the IMX6UL processor. and with the kernel 3.14.38-6UL

The fact is that we got ethernet working in u-boot but not in kernel.

We use ENET1 and as we also use the GPIO1_IO06 and GPIO1_IO07 for other purposses, the MDIO and MDC are in "ENET2_RX_DATA0 and ENET2_RX_DATA1"

 

In U-BOOT (working fine)

This are the chages so ethernet works in u-boot.

We select FEC 0, (mx6ul_14x14_evk.h)

144144_144144.pngpastedImage_2.png

We change the MDIO and MDC pins (mx6ul_14x14_evk.c)

144143_144143.pngpastedImage_0.png

In Kernel

But when we try to make it works in kernel, we do the following with no succsses

In kernel's device tree (imx6ul14x14-evk.dts):

We disable FEC2 and we also add our board pins

 

144145_144145.pngpastedImage_8.png

 

144152_144152.pngpastedImage_13.png

 

 

Once the system has booted, we make an "ifconfig -a" and here you can see how MAC address is the one we asigned before in u-boot.

 

144153_144153.pngpastedImage_14.png

 

Please find attached the .log file when the board boots

Original Attachment has been moved to: Custom_boot.txt.zip

ラベル(2)
1 解決策
5,152件の閲覧回数
LuisCasado
NXP Employee
NXP Employee

Hello Alberto Lubeiro ,

If you disable FEC2, you need to add mdio to FEC1, like this:

&fec1 {

               pinctrl-names = "default";

               pinctrl-0 = <&pinctrl_enet1>;

               phy-mode = "rmii";

               phy-handle = <&ethphy0>;

               status = "okay";

               mdio {

                              #address-cells = <1>;

                              #size-cells = <0>;

                              ethphy0: ethernet-phy@2 {

                                             compatible = "ethernet-phy-ieee802.3-c22";

                                             reg = <2>;

                              };

                              ethphy1: ethernet-phy@1 {

                                             compatible = "ethernet-phy-ieee802.3-c22";

                                             reg = <1>;

                              };

               };

};

&fec2 {

               pinctrl-names = "default";

               pinctrl-0 = <&pinctrl_enet2>;

               phy-mode = "rmii";

               phy-handle = <&ethphy1>;

               status = "disabled";

};

And this change in the FEC1 pins:

                              pinctrl_enet1: enet1grp {

                                             fsl,pins = <

                                                            MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN       0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER        0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00               0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN        0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031

                                                            MX6UL_PAD_GPIO1_IO06__ENET1_MDIO           0x1b0b0

                                                            MX6UL_PAD_GPIO1_IO07__ENET1_MDC                            0x1b0b0

                                             >;

                              };

These changes disable FEC2 in EVK and FEC1 works.

Luis

元の投稿で解決策を見る

7 返答(返信)
5,153件の閲覧回数
LuisCasado
NXP Employee
NXP Employee

Hello Alberto Lubeiro ,

If you disable FEC2, you need to add mdio to FEC1, like this:

&fec1 {

               pinctrl-names = "default";

               pinctrl-0 = <&pinctrl_enet1>;

               phy-mode = "rmii";

               phy-handle = <&ethphy0>;

               status = "okay";

               mdio {

                              #address-cells = <1>;

                              #size-cells = <0>;

                              ethphy0: ethernet-phy@2 {

                                             compatible = "ethernet-phy-ieee802.3-c22";

                                             reg = <2>;

                              };

                              ethphy1: ethernet-phy@1 {

                                             compatible = "ethernet-phy-ieee802.3-c22";

                                             reg = <1>;

                              };

               };

};

&fec2 {

               pinctrl-names = "default";

               pinctrl-0 = <&pinctrl_enet2>;

               phy-mode = "rmii";

               phy-handle = <&ethphy1>;

               status = "disabled";

};

And this change in the FEC1 pins:

                              pinctrl_enet1: enet1grp {

                                             fsl,pins = <

                                                            MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN       0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER        0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00               0x1b0b0

                                                            MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN        0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01               0x1b0b0

                                                            MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031

                                                            MX6UL_PAD_GPIO1_IO06__ENET1_MDIO           0x1b0b0

                                                            MX6UL_PAD_GPIO1_IO07__ENET1_MDC                            0x1b0b0

                                             >;

                              };

These changes disable FEC2 in EVK and FEC1 works.

Luis

5,153件の閲覧回数
harveydueck
Contributor I

I have a similar board, but the hardware guys made two more changes:

- PHY address changed to 1

- ENET1_nRST (the phy reset line) moved to GPIO2 IO10

My device tree changes are shown below, but ethernet is still not working in linux.  Ethernet works from u-boot after changing CONFIG_FEC_ENET_DEV to 0.

The ethernet link light goes out at roughly the same time the "configuring network interfaces" message appears on the console:

Configuring network interfaces... fec 20b4000.ethernet eth0: Freescale FEC PHY driver [Micrel KSZ8081 or KSZ8091] (mii_bus:phy_addr=20b4000.ethernet:01, irq=-1)

IPv6: ADDRCONF(NETDEV_UP): eth0: link is not ready

Any suggestions about how to fix this?

Here are the relevant parts of my device tree (added phy-reset-gpios, changed phy address to 1 and added MDC and MDIO to pinctrl_enet1):

&fec1 {

        pinctrl-names = "default";

        pinctrl-0 = <&pinctrl_enet1>;

        phy-mode = "rmii";

        phy-handle = <&ethphy0>;

        phy-reset-gpios = <&gpio2 10 0>; /* GPIO2_10, pin B14  */

        status = "okay";

        mdio {

                #address-cells = <1>;

                #size-cells = <0>;

                ethphy0: ethernet-phy@1 {

                        compatible = "ethernet-phy-ieee802.3-c22";

                        reg = <1>;

                };

        };

};

...

                pinctrl_enet1: enet1grp {

                        fsl,pins = <

                                MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10       0x0b0b0     /* ENET1_nRST (phy reset) */

                                MX6UL_PAD_GPIO1_IO07__ENET1_MDC         0x1b0b0

                                MX6UL_PAD_GPIO1_IO06__ENET1_MDIO        0x1b0b0

                                MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN      0x1b0b0

                                MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER      0x1b0b0

                                MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0

                                MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0

                                MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN      0x1b0b0

                                MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0

                                MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0

                                MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1  0x4001b031

                        >;

                };

0 件の賞賛
返信
5,153件の閲覧回数
compmas2
Contributor V

Harvey,

Correct me if I am wrong but isn't the reset line on the PHY active low? If so then use the following line to setup the reset:

phy-reset-gpios = <&gpio2 10 GPIO_ACTIVE_LOW>; /* GPIO2_10, pin B14  */

You had <&gpio2 10 0> which is active high. It is recommended to use the GPIO_ACTIVE_HIGH and GPIO_ACTIVE_LOW defines instead of 0 and 1 to avoid confusion.

0 件の賞賛
返信
5,153件の閲覧回数
harveydueck
Contributor I

Matthew, thanks for the quick reply.

The phy reset is indeed active low.  However, ethernet still doesn't work after making the change.  I checked the RST pin with a scope and it's high, so the PHY is not being held in reset.

0 件の賞賛
返信
5,153件の閲覧回数
jiriluznicky
Contributor III

Look closely at your PHY chip and check the P/N. Even the minor change on third line means change in id. And there is a bug in imx6ul fix to support this phy driver. In file arch/arm/mach-imx/mach-imx6ul.c in function __init imx6ul_enet_phy_init(void) bad mask is used in PHY id check phy_register_fixup_for_uid(PHY_ID_KSZ8081, 0xffffffff, ksz8081_phy_fixup); . You can try to fix it by chaging the mask to 0xffffff00 or include linux/micrel_phy.h and use MICREL_PHY_ID_MASK to fix it correctly.

5,153件の閲覧回数
harveydueck
Contributor I

Thank you, Jiri!  That fixes my problem.

I included linux/micrel_phy.h and used MICREL_PHY_ID_MASK in arch/arm/mach-imx/mach-imx6ul.c and ethernet now comes up in linux. 

0 件の賞賛
返信
5,153件の閲覧回数
alubeiro
Contributor IV

Hi Luis,

Thanks! we have just added it and it works!

Thanks again and best regards.

0 件の賞賛
返信