Footnote 4 of eSDHC Input Hold Time (SD8) of i.MX6D

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

Footnote 4 of eSDHC Input Hold Time (SD8) of i.MX6D

跳至解决方案
880 次查看
takayuki_ishii
Contributor IV

Hello community.

 

I have one question about footnote4 of SD/MMC Interface Timing Specification.

Table 50. SD/eMMC4.3 Interface Timing Specification in datasheet IMX6DQAEC Rev. 6, 11/2018 

It have footnote 4 as following,

4. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2 ns.

Is it meaning that each hold time between SD_CLK <-> SD_CMD, SD_CLK <-> SD_D1, SD_CLK <-> SD_D2 ... SD_CLK <-> SD_D7 must not exceed 2 ns ?

Please see attached document "SDR104_HoldTiming_2ns.xlsx".

 

Best regards,

Ishii.

 

 

0 项奖励
回复
1 解答
868 次查看
nxf63675
NXP TechSupport
NXP TechSupport

Hi @takayuki_ishii,

 

Your understanding is correct, the time between data must not exceed 2nS.

 

Regards,

Israel.

在原帖中查看解决方案

0 项奖励
回复
1 回复
869 次查看
nxf63675
NXP TechSupport
NXP TechSupport

Hi @takayuki_ishii,

 

Your understanding is correct, the time between data must not exceed 2nS.

 

Regards,

Israel.

0 项奖励
回复