EIM read hold time with continuous BCLK

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

EIM read hold time with continuous BCLK

1,097件の閲覧回数
andrewdyer
Contributor III

On i.MX6 DualLight we are using synchronous EIM accesses with continuous BCLK @104MHz to talk to an FPGA.  We have a setup on the board that seems to work over temperature in testing.  Looking at the FPGA timing reports, if the FPGA is in best case process corner it does not meet the 2ns hold time (WE19, figure 15, section 4.9.3.3 of datasheet Document Number: IMX6SDLCEC).

Are the setup/hold timing numbers correct for continuous BCLK where there is a DLL in the i.MX6 to lock to the read clock?

ラベル(2)
0 件の賞賛
返信
3 返答(返信)

984件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

Hi Andrew

please check sect.22.5.1 Continuous BCLK

i.MX6SDL Reference Manual

http://cache.freescale.com/files/32bit/doc/ref_manual/IMX6SDLRM.pdf

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 件の賞賛
返信

984件の閲覧回数
andrewdyer
Contributor III

That section doesn't answer my question.  I have read that section and we have implemented those steps, but there are no timing parameters.

0 件の賞賛
返信

984件の閲覧回数
igorpadykov
NXP Employee
NXP Employee

answer is that 2ns hold time (WE19) should be followed.

I am afraid there are no guidelines for changing it using dll.

0 件の賞賛
返信