S32K344 EVB FS26 debug pin voltage is 7.2, How can it enter debug mode(VDBG(2.5V < debug pin < 6V))?

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 

S32K344 EVB FS26 debug pin voltage is 7.2, How can it enter debug mode(VDBG(2.5V < debug pin < 6V))?

ソリューションへジャンプ
1,164件の閲覧回数
Eason_L
Contributor III

Hi,

Accroding to S32K344 EVB circuit.

Eason_L_0-1705020927232.png

 

1. The votage of FS26_VDEBUG is 7.2 (12*15/25), How can it enter debug mode(VDBG(2.5V < debug pin < 6V))?

2. What's the purpose of BJT circuit? It makes debug pin voltage drop to 0V after ~80ms

 

Thanks,

Eason

タグ(1)
0 件の賞賛
返信
1 解決策
1,143件の閲覧回数
Senlent
NXP TechSupport
NXP TechSupport

Hi@Eason_L

1.you may forget still have 10K resistor in the picture

Senlent_0-1705045702344.png

2.After VBAT_SW is powered on, it will turn on Q1 and pull FS26_VDEBUG low to 0V

元の投稿で解決策を見る

0 件の賞賛
返信
4 返答(返信)
1,144件の閲覧回数
Senlent
NXP TechSupport
NXP TechSupport

Hi@Eason_L

1.you may forget still have 10K resistor in the picture

Senlent_0-1705045702344.png

2.After VBAT_SW is powered on, it will turn on Q1 and pull FS26_VDEBUG low to 0V

0 件の賞賛
返信
685件の閲覧回数
1260784871
Contributor II

after resistance R478 , the voltage test is still 7.2v,why?

0 件の賞賛
返信
1,133件の閲覧回数
Eason_L
Contributor III

Hi Senlent,

Thanks for the first question. About second question, Why does it need to turn on Q1 and pull FS26_VDEBUG low to 0V? It seems unnecessary.

Eason_L_0-1705051135170.png

0 件の賞賛
返信
1,110件の閲覧回数
Senlent
NXP TechSupport
NXP TechSupport

Hi@Eason_L

For OTP mode(Flash MODE), it is necessary.

please take a look at the below two chapters:

Rev.3

Chapter 23 OTP and Debug mode

When the OTP configuration is complete, the fail-safe state machine will start in Debug mode when the voltage at the DEBUG pin is below VNORM_max (NXP recommends applying 0 V or GND).

and Figure 72. OTP mode flowchart until safety outputs release