SDRAM Clocking!

キャンセル
次の結果を表示 
表示  限定  | 次の代わりに検索 
もしかして: 
813件の閲覧回数
qammarabbas
Contributor IV

Hi,

I am interfacing 8 DDR3L devices with T1042. The external pin description of T1042 DDR Controller mentions 2 clocks MCK0 and MCK1. Why is there a second clock? Can't i drive all 8 SDRAM devices with a single clock only? 

タグ(1)
0 件の賞賛
返信
1 解決策
692件の閲覧回数
ufedor
NXP Employee
NXP Employee

> Can't i drive all 8 SDRAM devices with a single clock only?

Driving all SDRAM devices connected to the same chip-select with a single/same MCKn is a must.

Please refer to the AN3940 - Hardware and Layout Design Considerations for DDR3 SDRAM, Table 1. DDR3 designer checklist:

"46. Ensure one clock pair is used for each chip-select. The clock pair should follow the address/command/control signal groups in fly-by topology."

元の投稿で解決策を見る

0 件の賞賛
返信
1 返信
693件の閲覧回数
ufedor
NXP Employee
NXP Employee

> Can't i drive all 8 SDRAM devices with a single clock only?

Driving all SDRAM devices connected to the same chip-select with a single/same MCKn is a must.

Please refer to the AN3940 - Hardware and Layout Design Considerations for DDR3 SDRAM, Table 1. DDR3 designer checklist:

"46. Ensure one clock pair is used for each chip-select. The clock pair should follow the address/command/control signal groups in fly-by topology."

0 件の賞賛
返信