Example MPC5775K Multicore GHS614

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Example MPC5775K Multicore GHS614

Example MPC5775K Multicore GHS614

********************************************************************************
* Detailed Description:

* This example content a basic PMPLL initialization and
* configuration of Mode Entry module and Clock Generation
* module. By default active is core 2 -> e200z4a
* Configure PIT timer to trigger interrupt and service it.
* Example configures start of z7 cores via SW routine.
* ------------------------------------------------------------------------------
* Test HW:  MPC57xx MB + MPC5775K-326DS minimodule
* Maskset:  0N76P
* Target :  internal_FLASH
* Fsys:     265 MHz PLL with 40 MHz crystal reference
*
********************************************************************************
Revision History:
1.0     Sep-07-2017     b21190(Vlna Peter)  Initial Version
*******************************************************************************/

Example also contains Lauterbach multicore script as you can see below:

It will display 3 Power view instances.

pastedImage_1.png

Attachments
%3CLINGO-SUB%20id%3D%22lingo-sub-1102797%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3EExample%20MPC5775K%20Multicore%20GHS614%3C%2FLINGO-SUB%3E%3CLINGO-BODY%20id%3D%22lingo-body-1102797%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3E********************************************************************************%3CBR%20%2F%3E*%20Detailed%20Description%3A%3C%2FP%3E%3CP%3E*%20This%20example%20content%20a%20basic%20PMPLL%20initialization%20and%3CBR%20%2F%3E*%20configuration%20of%20Mode%20Entry%20module%20and%20Clock%20Generation%3CBR%20%2F%3E*%20module.%20By%20default%20active%20is%20core%202%20-%26gt%3B%20e200z4a%3CBR%20%2F%3E*%20Configure%20PIT%20timer%20to%20trigger%20interrupt%20and%20service%20it.%3CBR%20%2F%3E*%20Example%20configures%20start%20of%20z7%20cores%20via%20SW%20routine.%3CBR%20%2F%3E*%20------------------------------------------------------------------------------%3CBR%20%2F%3E*%20Test%20HW%3A%26nbsp%3B%20MPC57xx%20MB%20%2B%20MPC5775K-326DS%20minimodule%3CBR%20%2F%3E*%20Maskset%3A%26nbsp%3B%200N76P%3CBR%20%2F%3E*%20Target%20%3A%26nbsp%3B%20internal_FLASH%3CBR%20%2F%3E*%20Fsys%3A%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20265%20MHz%20PLL%20with%2040%20MHz%20crystal%20reference%3CBR%20%2F%3E*%3CBR%20%2F%3E********************************************************************************%3CBR%20%2F%3ERevision%20History%3A%3CBR%20%2F%3E1.0%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20Sep-07-2017%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20b21190(Vlna%20Peter)%26nbsp%3B%20Initial%20Version%3CBR%20%2F%3E*******************************************************************************%2F%3C%2FP%3E%3CP%3E%3C%2FP%3E%3CP%3EExample%20also%20contains%20Lauterbach%20multicore%20script%20as%20you%20can%20see%20below%3A%3C%2FP%3E%3CP%3EIt%20will%20display%203%20Power%20view%20instances.%3C%2FP%3E%3CP%3E%3CSPAN%20class%3D%22lia-inline-image-display-wrapper%22%20image-alt%3D%22pastedImage_1.png%22%3E%3Cspan%20class%3D%22lia-inline-image-display-wrapper%22%20image-alt%3D%22pastedImage_1.png%22%20style%3D%22width%3A%20999px%3B%22%3E%3Cimg%20src%3D%22https%3A%2F%2Fcommunity.nxp.com%2Ft5%2Fimage%2Fserverpage%2Fimage-id%2F31059i72A63F2748132819%2Fimage-size%2Flarge%3Fv%3Dv2%26amp%3Bpx%3D999%22%20role%3D%22button%22%20title%3D%22pastedImage_1.png%22%20alt%3D%22pastedImage_1.png%22%20%2F%3E%3C%2Fspan%3E%3C%2FSPAN%3E%3C%2FP%3E%3C%2FLINGO-BODY%3E%3CLINGO-TEASER%20id%3D%22lingo-teaser-1102797%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3E********************************************************************************%3CBR%20%2F%3E*%20Detailed%20Description%3A%3C%2FP%3E%3CP%3E*%20This%20example%20content%20a%20basic%20PMPLL%20initialization%20and%3CBR%20%2F%3E*%20configuration%20of%20Mode%20Entry%20module%20and%20Clock%20Generation%3CBR%20%2F%3E*%20module.%20By%20default%20active%20is%20core%202%20-%26gt%3B%20e200z4a%3CBR%20%2F%3E*%20Configure%20PIT%20timer%20to%20trigger%20interrupt%20and%20service%20it.%3CBR%20%2F%3E*%20Example%20configures%20start%20of%20z7%20cores%20via%20SW%20routine.%3CBR%20%2F%3E*%20------------------------------------------------------------------------------%3CBR%20%2F%3E*%20Test%20HW%3A%26nbsp%3B%20MPC57xx%20MB%20%2B%20MPC5775K-326DS%20minimodule%3CBR%20%2F%3E*%20Maskset%3A%26nbsp%3B%200N76P%3CBR%20%2F%3E*%20Target%20%3A%26nbsp%3B%20internal_FLASH%3CBR%20%2F%3E*%20Fsys%3A%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20265%20MHz%20PLL%20with%2040%20MHz%20crystal%20reference%3CBR%20%2F%3E*%3CBR%20%2F%3E********************************************************************************%3CBR%20%2F%3ERevision%20History%3A%3CBR%20%2F%3E1.0%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20Sep-07-2017%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20b21190(Vlna%20Peter)%26nbsp%3B%20Initial%20Version%3CBR%20%2F%3E*******************************************************************************%2F%3C%2FP%3E%3CP%3E%3C%2FP%3E%3CP%3EExample%20also%20contains%20Lauterbach%20multicore%20script%20as%20you%20can%20see%20below%3A%3C%2FP%3E%3CP%3EIt%20will%20display%203%20Power%20view%20instances.%3C%2FP%3E%3CP%3E%3CSPAN%20class%3D%22lia-inline-image-display-wrapper%22%3E%3CIMG%20src%3D%22https%3A%2F%2Fcommunity.nxp.com%2Fskins%2Fimages%2F0255F9CE795E790E84C2F222EC0FBA1E%2Fresponsive_peak%2Fimages%2Fimage_not_found.png%22%20%2F%3E%3C%2FSPAN%3E%3C%2FP%3E%3C%2FLINGO-TEASER%3E%3CP%3E%3C%2FP%3E
No ratings
Version history
Last update:
‎09-21-2017 05:43 AM
Updated by: