Example MPC5643L eTimer DMA GHS614

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Example MPC5643L eTimer DMA GHS614

Example MPC5643L eTimer DMA GHS614

********************************************************************************

* Detailed Description:

* This example demonstrate DMA transfer triggered by eTimer module compare

* event CMPLD1 load into COMP1. Used is eTimer_0 channel_5.

* It is necessary to configure DREQ[x] register according to channel_5 of

* eTimer_0.

* ------------------------------------------------------------------------------

* Test HW:  MPC57xx

* Maskset:  0N89D

* Target :  SRAM

* Fsys:     120 MHz PLL

*

********************************************************************************

Revision History:

1.0     Apr-08-2016     b21190(Vlna Peter)  Initial Version

*******************************************************************************/

Labels (1)
Attachments
%3CLINGO-SUB%20id%3D%22lingo-sub-1102259%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3EExample%20MPC5643L%20eTimer%20DMA%20GHS614%3C%2FLINGO-SUB%3E%3CLINGO-BODY%20id%3D%22lingo-body-1102259%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3E********************************************************************************%3C%2FP%3E%3CP%3E*%20Detailed%20Description%3A%3C%2FP%3E%3CP%3E*%20This%20example%20demonstrate%20DMA%20transfer%20triggered%20by%20eTimer%20module%20compare%3C%2FP%3E%3CP%3E*%20event%20CMPLD1%20load%20into%20COMP1.%20Used%20is%20eTimer_0%20channel_5.%3C%2FP%3E%3CP%3E*%20It%20is%20necessary%20to%20configure%20DREQ%5Bx%5D%20register%20according%20to%20channel_5%20of%3C%2FP%3E%3CP%3E*%20eTimer_0.%3C%2FP%3E%3CP%3E*%20------------------------------------------------------------------------------%3C%2FP%3E%3CP%3E*%20Test%20HW%3A%26nbsp%3B%20MPC57xx%3C%2FP%3E%3CP%3E*%20Maskset%3A%26nbsp%3B%200N89D%3C%2FP%3E%3CP%3E*%20Target%20%3A%26nbsp%3B%20SRAM%3C%2FP%3E%3CP%3E*%20Fsys%3A%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20120%20MHz%20PLL%3C%2FP%3E%3CP%3E*%3C%2FP%3E%3CP%3E********************************************************************************%3C%2FP%3E%3CP%3ERevision%20History%3A%3C%2FP%3E%3CP%3E1.0%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20Apr-08-2016%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20b21190(Vlna%20Peter)%26nbsp%3B%20Initial%20Version%3C%2FP%3E%3CP%3E*******************************************************************************%2F%3C%2FP%3E%3C%2FLINGO-BODY%3E%3CLINGO-TEASER%20id%3D%22lingo-teaser-1102259%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CP%3E********************************************************************************%3C%2FP%3E%3CP%3E*%20Detailed%20Description%3A%3C%2FP%3E%3CP%3E*%20This%20example%20demonstrate%20DMA%20transfer%20triggered%20by%20eTimer%20module%20compare%3C%2FP%3E%3CP%3E*%20event%20CMPLD1%20load%20into%20COMP1.%20Used%20is%20eTimer_0%20channel_5.%3C%2FP%3E%3CP%3E*%20It%20is%20necessary%20to%20configure%20DREQ%5Bx%5D%20register%20according%20to%20channel_5%20of%3C%2FP%3E%3CP%3E*%20eTimer_0.%3C%2FP%3E%3CP%3E*%20------------------------------------------------------------------------------%3C%2FP%3E%3CP%3E*%20Test%20HW%3A%26nbsp%3B%20MPC57xx%3C%2FP%3E%3CP%3E*%20Maskset%3A%26nbsp%3B%200N89D%3C%2FP%3E%3CP%3E*%20Target%20%3A%26nbsp%3B%20SRAM%3C%2FP%3E%3CP%3E*%20Fsys%3A%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20120%20MHz%20PLL%3C%2FP%3E%3CP%3E*%3C%2FP%3E%3CP%3E********************************************************************************%3C%2FP%3E%3CP%3ERevision%20History%3A%3C%2FP%3E%3CP%3E1.0%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20Apr-08-2016%26nbsp%3B%26nbsp%3B%26nbsp%3B%26nbsp%3B%20b21190(Vlna%20Peter)%26nbsp%3B%20Initial%20Version%3C%2FP%3E%3CP%3E*******************************************************************************%2F%3C%2FP%3E%3C%2FLINGO-TEASER%3E%3CLINGO-LABS%20id%3D%22lingo-labs-1102259%22%20slang%3D%22en-US%22%20mode%3D%22CREATE%22%3E%3CLINGO-LABEL%3EGeneral%3C%2FLINGO-LABEL%3E%3C%2FLINGO-LABS%3E
No ratings
Version history
Last update:
‎04-12-2016 06:09 AM
Updated by: