LS1043A

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 
954 Views
Akshayv
Contributor II

Hi,

In the LS1043A reference design version E, the NXP PMIC used to power enable the LS1043A processor is MC34VR500V4ES.

But, in the revision F of the same reference design the NXP PMIC is changed to MC34VR500VAES.

1. what was the motive to change the NXP PMIC for LS1043A reference design to change from   MC34VR500V4ES to MC34VR500VAES..?

2. what would be the part NXP suggest for Power on sequence LS1043A..?

----

Thanks & Regards,

Akshay V

0 Kudos
1 Solution
933 Views
Bulat
NXP Employee
NXP Employee

1. Rev F design was slightly optimized to get less power dissipation of the MC34VR500. In rev E design X1VDD was generated by LDO regulator, in revF it is generated by SW2 regulator, this is more efficient solution in terms of power dissipation.

2. Power sequence of both board revisions meet requirements of the LS1043A. We would recommend to follow rev F as up-to-date and power effective one as mentioned above.

Regards,

Bulat

 

View solution in original post

0 Kudos
3 Replies
934 Views
Bulat
NXP Employee
NXP Employee

1. Rev F design was slightly optimized to get less power dissipation of the MC34VR500. In rev E design X1VDD was generated by LDO regulator, in revF it is generated by SW2 regulator, this is more efficient solution in terms of power dissipation.

2. Power sequence of both board revisions meet requirements of the LS1043A. We would recommend to follow rev F as up-to-date and power effective one as mentioned above.

Regards,

Bulat

 

0 Kudos
922 Views
Akshayv
Contributor II

Thanks for the support.

 

---

Thanks& Regards,

Akshay V

0 Kudos
938 Views
Akshayv
Contributor II

please respond and clarify.

 

---

Thanks & Regards,

Akshay V

0 Kudos