LS1028A Serdes Lane A Phy change

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

LS1028A Serdes Lane A Phy change

跳至解决方案
981 次查看
mkraj
Contributor II

Dear NXP expert

1. Due to more ethernet port requirement, Planning to change SerDes lane A SGMII PHY with Microchip SGMII 5 port switch KSZ9477S.  Is it require any major. Is it require any major software change?

2. We are not using IEEE1588 or RGMII interfaces , Still is it required to give EC1_GTX_CLK125 input reference clock?

With Regards

Krishnam Raju M

0 项奖励
回复
1 解答
930 次查看
yipingwang
NXP TechSupport
NXP TechSupport

[1] Treat it as a PHY operating over the SGMII Interface. The Switch will direct any MDIO mgmt. to the appropriate port based on the PHY ADDR used.

[2] See AN12028 for the recommended termination of unused signals.

在原帖中查看解决方案

0 项奖励
回复
2 回复数
900 次查看
mkraj
Contributor II

Dear  yipingwang

Thank you.

With Regards

Krishnam Raju m

0 项奖励
回复
931 次查看
yipingwang
NXP TechSupport
NXP TechSupport

[1] Treat it as a PHY operating over the SGMII Interface. The Switch will direct any MDIO mgmt. to the appropriate port based on the PHY ADDR used.

[2] See AN12028 for the recommended termination of unused signals.

0 项奖励
回复