The LPC 1788 datasheet / manual states that the rstout ( PIN 29 ) will go low on ANY reset ie wdt, por,reset input . When I look on the scope it only goes low on Reset Input
Please clarify if , and how I can get it to go low on WDT - This is required to reset a PHY controller.
Reply's can be sent to hedley@cynaps.co.za or hedley.davidson@gmail.com
Thanks
Hi Hedley Davidson,
Thank you for your interest in NXP Semiconductor products and for the opportunity to serve you.
In the LPCOpen library, it contains a periph_watchdog demo and you can run this demo to generate the watchdog reset, please give a try.
Have a great day,
TIC
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------
Thanks for reply . Perhaps my question was not clear . On the software side we have implemented embedded Linux with applications and watchdog code which all works .
The problem / question. Is perhaps more related to the chip level and datasheet ie
when the watchdog timer times out the RSTOUT pin does not go low . The only time this pin seems to go low is if the RESET in to the arm goes low ie it mirrors the reset in pin.
The datasheet says it will go low on ANY reset ??
Hi Hedley Davidson,
Thanks for your reply.
I've replicated the phenomenon, the WDT reset doesn't make the RESET_OUT pin go low like the external reset pin does.
I'd like to contact the AE team for confirming and will inform you later.
Have a great day,
TIC
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------