Maximum Allowable Delays SPI for LPC55S69

cancel
Showing results for 
Show  only  | Search instead for 
Did you mean: 

Maximum Allowable Delays SPI for LPC55S69

903 Views
pbguitar
Contributor I

I have a customer with a question regarding delays between individual lines of a SPI interface:

Regarding the Flexcomm ports. For the SPI bus to our RF transceiver of choice, do the MOSI, MISO, clk and slave select signals have to come from the same Flexcomm port, or can I route MISO on Flexcomm1, MOSI on Flexcomm2, CLK from Flexcomm3, and CS on Flexcomm4? (all split up across 4 different Flexcomms).

We are attempting to create a 4 trace routing pattern from one side of the MCU instead of splitting them around all sides of the MCU.

Do you have any insight if we might see issues running the Flexcomm in a split scenario?  Would we see speed limitations for example?

0 Kudos
Reply
1 Reply

891 Views
Alice_Yang
NXP TechSupport
NXP TechSupport

Hello pbguitar,

 It seems this is the same qus

1) "Regarding the Flexcomm ports. For the SPI bus to our RF transceiver of choice, do the MOSI, MISO, clk and slave select signals have to come from the same Flexcomm port, or can I route MISO on Flexcomm1, MOSI on Flexcomm2, CLK from Flexcomm3, and CS on Flexcomm4? (all split up across 4 different Flexcomms)."
->> NO, the four signals must come from one flexcomm that you configure it as SPI.
2)"We are attempting to create a 4 trace routing pattern from one side of the MCU instead of splitting them around all sides of the MCU.  Do you have any insight if we might see issues running the Flexcomm in a split scenario? Would we see speed limitations for example? "

->> Sorry I'm not very understand your this question meaning, could you please describe it more detail, thanks.

 

BR

Alice

0 Kudos
Reply