The side effect/impact of SSC(Spectrum Spread) on PLL2.

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 
已解决

The side effect/impact of SSC(Spectrum Spread) on PLL2.

跳至解决方案
1,189 次查看
asou_junichi
Contributor I

SSC(Spectrum Spread) is enabled and only DDR and LVDS use the PLL2 clock.

(PLL2 clock : 396MHz -> 384MHz by 23kHz step)
In the case, are there any side effect/impact to the connected devices to the clock delivered from PLL2?

标签 (1)
0 项奖励
回复
1 解答
1,001 次查看
igorpadykov
NXP Employee
NXP Employee

Hi

yes one should consider SSC effect on any devices (modules) using that clock,

in particular for ddr check micron document p.14

http://www.micron.com/~/media/documents/products/data-sheet/dram/ddr3/ddr3l_2gb_graphics_addendum.pd...

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

在原帖中查看解决方案

0 项奖励
回复
2 回复数
1,001 次查看
asou_junichi
Contributor I

Hi,

Thank you for an answer.

I got it.

BR,

Jun

0 项奖励
回复
1,002 次查看
igorpadykov
NXP Employee
NXP Employee

Hi

yes one should consider SSC effect on any devices (modules) using that clock,

in particular for ddr check micron document p.14

http://www.micron.com/~/media/documents/products/data-sheet/dram/ddr3/ddr3l_2gb_graphics_addendum.pd...

Best regards
igor
-----------------------------------------------------------------------------------------------------------------------
Note: If this post answers your question, please click the Correct Answer button. Thank you!
-----------------------------------------------------------------------------------------------------------------------

0 项奖励
回复