IMX6 Quad MIPI CSI 2 Multiple Device Interfacing

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

IMX6 Quad MIPI CSI 2 Multiple Device Interfacing

1,122 次查看
tengri
Contributor IV

Hi All,

For a video processing application we are intending to use an HDMI and a CVBS analog camera inputs with IMX6 Quad processor. ADV7481 is an ideal solution to achieve both requirements through MIPI CSI 2 bus, however in ADV7481 HDMI and CVBS inputs are connected to two separated MIPI transmitters (4 lane for HDMI and a single lane for CVBS) and driven by two separated differential clock signals.

My question is, can we interface these two separated transmitter signals to single MIPI CSI 2 input of the IMX6 processor ? Let's say we configure the HDMI output to be 1 lane MIPI (out of 4), so we have clkp/clkn, d0p/d0n for HDMI and  by default clkp/clkn, d0p/d0n for CVBS output. Can these two differential clk lines be tied together ?

Thank You

标签 (3)
1 回复

666 次查看
igorpadykov
NXP Employee
NXP Employee

Hi Anuradha

I am not sure if this will work, at least seems it was not tested.

However feasible option would be multiplex these  streams in an FPGA.

Each stream in this case should use a different stream identifier (stream 0-3).

Best regards

igor

-----------------------------------------------------------------------------------------------------------------------

Note: If this post answers your question, please click the Correct Answer button. Thank you!

-----------------------------------------------------------------------------------------------------------------------