Hi Team,
In our new Dual Camera project, we're using 2GB DDR3L memory(1GB x16 DDR3L chips, 2Nos) with IMX6 Quad processor. We had earlier used 2 Nos 256MB DDR3L chips (total 512MB RAM) interfaced with IMX6 Solo processor in a Thermal camera project which is under production now. We've started the layout work for the IMX6 - DRAM interface for new Dual Camera project. As we donot have enough time, our plan is to use existing 2x 256MB DDR3 routing for new 2x 1GB DDR3 routing. So, we'll be using only 32 bit data bus amoung the 64 bits available. We found 3 new signals ODT1, CS1#, CKE1 in new 1GB DDR3L chips when compared to old 256MB chips. As we checked, it is hard to match the length of these signals to the clock signals already routed. Can you please advise us on how much length tolerance we can route these new signals compared to the clock signals?
Thanks in advance.
Emil Zacharia George
Hello,
Please follow Chapter 3 (i.MX 6 Series Layout Recommendations) of the Hardware Development Guide for i.MX6.
In particular - section 3.5 (DDR routing rules).
https://www.nxp.com/doc/IMX6DQ6SDLHDG
Have a great day,
Yuri
-------------------------------------------------------------------------------
Note:
- If this post answers your question, please click the "Mark Correct" button. Thank you!
- We are following threads for 7 weeks after the last post, later replies are ignored
Please open a new thread and refer to the closed one, if you have a related question at a later point in time.
-------------------------------------------------------------------------------