About S32K ADC,Frome datasheet for S32K devices, ,we know Source impedance(Rs) max is 5K,conditions is fadck < 4MHz.
Can I understand it this way? If I use an adc clock that is less than 4M, the maximum allowable Rs for external circuits is 5k.
If I use an adc clock of 40M, what should be the Rs? Why is it not stated in the manual, should it be larger or smaller than 5k?
I have read the manual AN12217, S32K1xx ADC guidelines, spec and configuration, but I haven't found any useful answers. Perhaps my level is not high enough
Thank you.
解決済! 解決策の投稿を見る。
Hi Muskz,
Sorry. DataSheet does not give the source impedance (Rs) at fadck=40MHz.
Please read the AN4373 Cookbook for SAR ADC Measurements mentioned in AN12217. I think it should be smaller than 5k.
Best Regards,
Robin
-------------------------------------------------------------------------------
Note:
- If this post answers your question, please click the "Mark Correct" button. Thank you!
- We are following threads for 7 weeks after the last post, later replies are ignored
Please open a new thread and refer to the closed one, if you have a related question at a later point in time.
-------------------------------------------------------------------------------
Thank you very much for the information you provided. I will read the relevant documents.
Hi Muskz,
Sorry. DataSheet does not give the source impedance (Rs) at fadck=40MHz.
Please read the AN4373 Cookbook for SAR ADC Measurements mentioned in AN12217. I think it should be smaller than 5k.
Best Regards,
Robin
-------------------------------------------------------------------------------
Note:
- If this post answers your question, please click the "Mark Correct" button. Thank you!
- We are following threads for 7 weeks after the last post, later replies are ignored
Please open a new thread and refer to the closed one, if you have a related question at a later point in time.
-------------------------------------------------------------------------------