Hi @PYGC,
All specifications in Table 11 assume the clock configuration in Table 10.
Also, if you use an input active rising edge as a wakeup source, the port detects Vih_min at (0.65 x VDD), providing the input digital filter is not active.
Regards,
Daniel