EEEPROM ECC

取消
显示结果 
显示  仅  | 搜索替代 
您的意思是: 

EEEPROM ECC

2,211 次查看
814420552
Contributor III

hello

<1>when S32K146 data flash partitioned to EEPROM and ECC check EEPROM single-bit  error and double-bit error ,

all the error will  have  an interrupt if enabled?  whether can i get the error address for ECC error when ECC working on EEPROM?

Even if we can get these ECC error addresses, it seems that our users can't do anything to fix the errors. In this way, it feels that this ECC detects 2 bit errors. It does not seem to be useful except for automatically fixing 1 bit errors.

<2> How do you understand the following paragraph with red lines?

pastedImage_1.png

wish  your help

 thanks

0 项奖励
回复
7 回复数

2,066 次查看
danielmartynek
NXP TechSupport
NXP TechSupport

Hello 814420552@qq.com,

1.

The EEPROM backup flash is managed by the EEPROM state machine, the user does not have access to it.

When ECC errors are detected in the backup flash, no interrupt is generated.

2.

However, 

any single-bit ECC errors are automatically corrected when the data are loaded from the backup flash to FlexRAM (EEPROM).

Data that cannot be automatically corrected (uncorrectable double-bit ECC errors) are left as all 1s in FlexRAM.

Regards,

Daniel

0 项奖励
回复

2,066 次查看
814420552
Contributor III

hello,

in S32K-SafetyMannual, as the following description, EEPROM has ECC interupt source? 

this is inconsistent with what you said before that there is no ECC interruption.

pastedImage_1.png

0 项奖励
回复

2,032 次查看
danielmartynek
NXP TechSupport
NXP TechSupport

Hello,

I'm sorry for the delay.

The safety manual will be corrected in the next revision.

This applies only to PFlash and DFlash on S32K1xx with the FTFC module.

 

Regards,

Daniel

 

0 项奖励
回复

2,066 次查看
814420552
Contributor III

            hello, 

            as the following picture description, which interrupt source supported by EEPROM used?

            and when does the  read collision Error generate?

            wish your help!

pastedImage_1.png

0 项奖励
回复

2,066 次查看
danielmartynek
NXP TechSupport
NXP TechSupport

Hello 814420552@qq.com,

The DFDIF flag is not available for the EEPROM, but the other two are available.

The FTFC module detects a read collision, when the MCU attempts to read from an FTFC resource (block) that is
being manipulated by an FTFC command (CCIF=0).

Regards,

Daniel

0 项奖励
回复

2,066 次查看
814420552
Contributor III

hello Daniel,

   firstly thanks for you answer quickly! wish you good luck!

   and I have anther question is as the follow

   how to understand the following Red frame description and  when and where will  we use this function ?

   in fact  i  am confused with this sentence!

pastedImage_1.png

0 项奖励
回复

2,066 次查看
danielmartynek
NXP TechSupport
NXP TechSupport

Hello 814420552@qq.com,

The FDFD allows emulating uncorrectable double-bit ECC error detection on the flash.

When FDFD = 1, any read from the flash will set the DFDIF flag as if there was a double bit ECC error.

 

Regards,

Daniel

0 项奖励
回复